Font Size: a A A

Phase locked loop (PLL) - based clock and data recovery circuit (CDR) using calibrated delay flip flop (DFF)

Posted on:2015-06-14Degree:M.SType:Thesis
University:San Jose State UniversityCandidate:Waghela, SagarFull Text:PDF
GTID:2478390020450486Subject:Engineering
Abstract/Summary:
A Delay Flip Flop (DFF) is used in the phase detector circuit of the clock and data recovery circuit. A DFF consists of the three important timing parameters: setup time, hold time, and clock-to-output delay. These timing parameters play a vital role in designing a system at the transistor level. This thesis paper explains the impact of metastablity on the clock and data recovery (CDR) system and the importance of calibrating the DFF using a metastable circuit to improve a system's lock time and peak-to-peak jitter performance. The DFF was modeled in MATLAB Simulink software and calibrated by adjusting timing parameters. The CDR system was simulated in Simulink for three different cases: 1) equal setup and hold times, 2) setup time greater than the hold time, and 3) hold time greater than the setup time. The Simulink results were then compared with the Cadence simulation results, and it was observed that the calibration of DFF using a metastable circuit improved the CDR system's lock time and jitter tolerance performance. The overall power dissipation of the designed CDR system was 2.4 mW from a 1 volt supply voltage.
Keywords/Search Tags:DFF, CDR, Clock and data recovery, Circuit, Delay, Using, Time, System
Related items