Font Size: a A A

A power optimized pipelined analog-to-digital converter design in deep sub-micron CMOS technology

Posted on:2006-11-08Degree:Ph.DType:Dissertation
University:Georgia Institute of TechnologyCandidate:Cho, Chang-HyukFull Text:PDF
GTID:1458390008965837Subject:Engineering
Abstract/Summary:
High-speed, medium-resolution, analog-to-digital converters (ADCs) are important building blocks in a wide range of applications. High-speed, medium-resolution ADCs have been implemented by various ADC architectures such as a folding ADC, a subranging ADC, and a pipeline ADC. Among them, pipeline ADCs have proven to be efficient architectures for applications such as digital communication systems, data acquisition systems and video systems. Especially, power dissipation is a primary concern in applications requiring portability. Thus, the objective of this work is to design and build a low-voltage low-power medium-resolution (8-10bits) high-speed pipeline ADC in deep sub-micron CMOS technology.; The non-idealities of the circuit realization are carefully investigated in order to identify the circuit requirements for a low power circuit design of a pipeline ADC. The resolution per stage plays an important role in determining overall power dissipation of a pipeline ADC. The pros and cons of both large and small number of bits per-stage are examined. A power optimization algorithm is developed to decide more accurately which approach is better for lower power dissipation. Both identical and non-identical number of bit per-stage approaches are considered and their differences are analyzed.; A low-power, low-voltage 10-bit 100Msamples/s pipeline ADC was designed and implemented in a 0.18mum CMOS process. The power consumption was minimized with the right selection of the per-stage resolution based on the result of the power optimization algorithm and by the scaling down the sampling capacitor size in subsequent stages.
Keywords/Search Tags:Power, ADC, CMOS
Related items