Font Size: a A A

Low -power design techniques for low -voltage analog -to -digital converter

Posted on:2007-10-04Degree:Ph.DType:Thesis
University:Oregon State UniversityCandidate:Kim, Min GyuFull Text:PDF
GTID:2448390005475650Subject:Electrical engineering
Abstract/Summary:
The demand for portable electronic systems and the continued down-scaling of device dimensions resulted in rapid improvement in the performance of integrated systems. Several low-voltage design techniques have been proposed to operate analog circuits with sub-1V supply. However, these techniques require higher power consumption to achieve large dynamic range while operating with low supply voltage. In this thesis, two low-power design techniques for low-voltage data converters are proposed. The first technique is low-voltage double-sampling method for delta-sigma analog-to-digital converters using a combination of switched-RC technique and floating switched-capacitor configuration. The second technique is an improved clocking scheme for algorithmic analog-to-digital converters with on-chip delay-locked-loop. A 0.9V 92dB delta-sigma audio ADC and a 10MS/s 11-b algorithmic ADC were implemented to demonstrate the proposed design techniques.
Keywords/Search Tags:Design techniques, Low
Related items