Font Size: a A A

Four terminal junction field-effect transistor model for computer-aided design

Posted on:2008-11-09Degree:Ph.DType:Dissertation
University:University of Central FloridaCandidate:Ding, HaoFull Text:PDF
GTID:1448390005970124Subject:Engineering
Abstract/Summary:
A compact model for four-terminal (independent top and bottom gates) junction field-effect transistor (JFET) is presented in this dissertation. The model describes the steady-state characteristics with a unified equation for all bias conditions that provides a high degree of accuracy and continuity of conductance, which are important for predictive analog circuit simulations. It also includes capacitance and leakage equations. A special capacitance drop-off phenomenon at the pinch-off region is studies and modeled. The operations of the junction field-effect transistor (JFET) with an oxide top-gate and full oxide isolation are analyzed, and a semi-physical compact model is developed. The effects of the different modes associated with the oxide top-gate on the JFET steady-state characteristics of the transistor are discussed, and a single expression applicable for the description of the JFET dc characteristics for all operation modes is derived. The model has been implemented in Verilog-A and simulated in Cadence framework for comparison to experimental data measured at Texas Instruments.
Keywords/Search Tags:Junction field-effect transistor, Model, JFET
Related items